

### DMOS dual full bridge driver

#### **Features**

- Operating supply voltage from 8 to 52 V
- 2.8 A output peak current (1.4 A DC)
- R<sub>DS(on)</sub> 0.73 Ω typ. value @ T<sub>J</sub> = 25 °C
- Operating frequency up to 100 kHz
- Programmable high side overcurrent detection and protection
- Diagnostic output
- Paralleled operation
- Cross conduction protection
- Thermal shutdown
- Under voltage lockout
- Integrated fast free wheeling diodes

### **Applications**

- Bipolar stepper motor
- Dual or guad DC motor

Figure 1. Block diagram



### **Description**

The L6226Q is a DMOS dual full bridge designed for motor control applications, realized in BCDmultipower technology, which combines isolated DMOS power transistors with CMOS and bipolar circuits on the same chip. Available in QFN32 5x5 package, the L6226Q features thermal shutdown and a non-dissipative overcurrent detection on the high side power MOSFETs plus a diagnostic output that can be easily used to implement the overcurrent protection.



Contents L6226Q

# **Contents**

| 1  | Elec  | Electrical data                                      |  |  |  |  |
|----|-------|------------------------------------------------------|--|--|--|--|
|    | 1.1   | Absolute maximum ratings                             |  |  |  |  |
|    | 1.2   | Recommended operating conditions 3                   |  |  |  |  |
|    | 1.3   | Thermal data 4                                       |  |  |  |  |
| 2  | Pin o | connection                                           |  |  |  |  |
| 3  | Elec  | trical characteristics7                              |  |  |  |  |
| 4  | Circ  | uit description                                      |  |  |  |  |
|    | 4.1   | Power stages and charge pump                         |  |  |  |  |
|    | 4.2   | Logic inputs                                         |  |  |  |  |
|    | 4.3   | Truth table                                          |  |  |  |  |
|    | 4.4   | Non-dissipative overcurrent detection and protection |  |  |  |  |
|    | 4.5   | Thermal protection                                   |  |  |  |  |
| 5  | App   | lication information                                 |  |  |  |  |
| 6  | Para  | lleled operation19                                   |  |  |  |  |
| 7  | Outp  | out current capability and IC power dissipation 23   |  |  |  |  |
| 8  | Ther  | mal management                                       |  |  |  |  |
| 9  | Pack  | kage mechanical data                                 |  |  |  |  |
| 10 | Orde  | er codes                                             |  |  |  |  |
| 11 | Revi  | sion history                                         |  |  |  |  |

L6226Q Electrical data

# 1 Electrical data

### 1.1 Absolute maximum ratings

Table 1. Absolute maximum ratings

| Symbol                                       | Parameter                                                                                                                                                                                  | Parameter                                                                    | Value               | Unit |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------|------|
| $V_S$                                        | Supply voltage                                                                                                                                                                             | $V_{SA} = V_{SB} = V_{S}$                                                    | 60                  | V    |
| V <sub>OD</sub>                              | Differential voltage between VS <sub>A</sub> , OUT1 <sub>A</sub> , OUT2 <sub>A</sub> , SENSE <sub>A</sub> and VS <sub>B</sub> , OUT1 <sub>B</sub> , OUT2 <sub>B</sub> , SENSE <sub>B</sub> | $V_{SA} = V_{SB} = V_{S} = 60 \text{ V},$<br>$V_{SENSEA} = V_{SENSEB} = GND$ | 60                  | V    |
| $OCD_A,OCD_B$                                | OCD pins voltage range                                                                                                                                                                     |                                                                              | -0.3 to + 10        | ٧    |
| PROGCL <sub>A</sub> ,<br>PROGCL <sub>B</sub> | PROGCL pins voltage range                                                                                                                                                                  |                                                                              | -0.3 to + 7         | V    |
| V <sub>BOOT</sub>                            | Bootstrap peak voltage                                                                                                                                                                     | $V_{SA} = V_{SB} = V_{S}$                                                    | V <sub>S</sub> + 10 | V    |
| $V_{IN}, V_{EN}$                             | Input and enable voltage range                                                                                                                                                             |                                                                              | -0.3 to + 7         | V    |
| V <sub>SENSEA,</sub><br>V <sub>SENSEB</sub>  | Voltage range at pins SENSE <sub>A</sub> and SENSE <sub>B</sub>                                                                                                                            |                                                                              | -1 to + 4           | V    |
| I <sub>S(peak)</sub>                         | Pulsed supply current (for each V <sub>S</sub> pin), internally limited by the overcurrent protection                                                                                      | $V_{SA} = V_{SB} = V_{S}$ ,<br>$t_{PULSE} < 1 \text{ ms}$                    | 3.55                | А    |
| I <sub>S</sub>                               | RMS supply current (for each V <sub>S</sub> pin)                                                                                                                                           | $V_{SA} = V_{SB} = V_{S}$                                                    | 1.4                 | Α    |
| T <sub>stg</sub> , T <sub>OP</sub>           | Storage and operating temperature range                                                                                                                                                    |                                                                              | -40 to 150          | °C   |

## 1.2 Recommended operating conditions

Table 2. Recommended operating conditions

| Symbol                                       | Parameter                                                                                                                                                                                  | Parameter                                                                                         | Min      | Max    | Unit   |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------|--------|--------|
| V <sub>S</sub>                               | Supply voltage                                                                                                                                                                             | $V_{SA} = V_{SB} = V_{S}$                                                                         | 8        | 52     | V      |
| V <sub>OD</sub>                              | Differential voltage between VS <sub>A</sub> , OUT1 <sub>A</sub> , OUT2 <sub>A</sub> , SENSE <sub>A</sub> and VS <sub>B</sub> , OUT1 <sub>B</sub> , OUT2 <sub>B</sub> , SENSE <sub>B</sub> | V <sub>SA</sub> = V <sub>SB</sub> = V <sub>S</sub> ,<br>V <sub>SENSEA</sub> = V <sub>SENSEB</sub> |          | 52     | V      |
| V <sub>SENSEA</sub> ,<br>V <sub>SENSEB</sub> | Voltage range at pins SENSE <sub>A</sub> and SENSE <sub>B</sub>                                                                                                                            | (pulsed t <sub>W</sub> < t <sub>rr</sub> )<br>(DC)                                                | -6<br>-1 | 6<br>1 | V<br>V |
| I <sub>OUT</sub>                             | RMS output current                                                                                                                                                                         |                                                                                                   |          | 1.4    | Α      |
| T <sub>J</sub>                               | Operating junction temperature                                                                                                                                                             |                                                                                                   | -25      | +125   | ç      |
| f <sub>sw</sub>                              | Switching frequency                                                                                                                                                                        |                                                                                                   |          | 100    | kHz    |

Electrical data L6226Q

### 1.3 Thermal data

Table 3. Thermal data

| Symbol              | Parameter                                    | Value | Unit |
|---------------------|----------------------------------------------|-------|------|
| R <sub>th(JA)</sub> | Thermal resistance junction-ambient max. (1) | 42    | °C/W |

<sup>1.</sup> Mounted on a double-layer FR4 PCB with a dissipating copper surface of 0.5 cm<sup>2</sup> on the top side plus 6 cm<sup>2</sup> ground layer connected through 18 via holes (9 below the IC).

L6226Q Pin connection

## 2 Pin connection

Figure 2. Pin connection (top view)



Note: 1 The pins 2 to 8 are connected to die PAD.

2 The die PAD must be connected to GND pin.

Pin connection L6226Q

Table 4. Pin description

| Table 4. | r iii ue. | scription         |                                                                                                                                                                                                                                                             |
|----------|-----------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N°       | Pin       | Type              | Function                                                                                                                                                                                                                                                    |
| 1, 21    | GND       | GND               | Signal ground terminals.                                                                                                                                                                                                                                    |
| 9        | OUT1B     | Power output      | Bridge B output 1.                                                                                                                                                                                                                                          |
| 11       | OCDB      | Open drain output | Bridge B overcurrent detection and thermal protection pin. An internal open drain transistor pulls to GND when overcurrent on bridge B is detected or in case of thermal protection.                                                                        |
| 12       | SENSEB    | Power supply      | Bridge B source pin. This pin must be connected to power ground directly or through a sensing power resistor.                                                                                                                                               |
| 13       | IN1B      | Logic input       | Bridge B input 1                                                                                                                                                                                                                                            |
| 14       | IN2B      | Logic input       | Bridge B input 2                                                                                                                                                                                                                                            |
| 15       | PROGCLB   | R pin             | Bridge B overcurrent level programming. A resistor connected between this pin and ground sets the programmable current limiting value for the bridge B. By connecting this pin to ground the maximum current is set. This pin cannot be left non-connected. |
| 16       | ENB       | Logic input       | Bridge B enable. LOW logic level switches OFF all power MOSFETs of bridge B.  If not used, it has to be connected to +5 V.                                                                                                                                  |
| 17       | VBOOT     | Supply voltage    | Bootstrap voltage needed for driving the upper power MOSFETs of both bridge A and bridge B.                                                                                                                                                                 |
| 19       | OUT2B     | Power output      | Bridge B output 2.                                                                                                                                                                                                                                          |
| 20       | VSB       | Power supply      | Bridge B power supply voltage. It must be connected to the supply voltage together with pin VSA.                                                                                                                                                            |
| 22       | VSA       | Power supply      | Bridge A power supply voltage. It must be connected to the supply voltage together with pin VSB.                                                                                                                                                            |
| 23       | OUT2A     | Power output      | Bridge A output 2.                                                                                                                                                                                                                                          |
| 24       | VCP       | Output            | Charge pump oscillator output.                                                                                                                                                                                                                              |
| 25       | ENA       | Logic input       | Bridge A enable. LOW logic level switches OFF all power MOSFETs of bridge A.  If not used, it has to be connected to +5 V.                                                                                                                                  |
| 26       | PROGCLA   | R pin             | Bridge A overcurrent level programming. A resistor connected between this pin and ground sets the programmable current limiting value for the bridge A. By connecting this pin to ground the maximum current is set. This pin cannot be left non-connected. |
| 27       | IN1A      | Logic input       | Bridge A logic input 1.                                                                                                                                                                                                                                     |
| 28       | IN2A      | Logic input       | Bridge A logic input 2.                                                                                                                                                                                                                                     |
| 29       | SENSEA    | Power supply      | Bridge A source pin. This pin must be connected to power ground directly or through a sensing power resistor.                                                                                                                                               |
| 30       | OCDA      | Open drain output | Bridge A overcurrent detection and thermal protection pin. An internal open drain transistor pulls to GND when overcurrent on bridge A is detected or in case of thermal protection.                                                                        |
| 31       | OUT1A     | Power output      | Bridge A output 1.                                                                                                                                                                                                                                          |
|          |           |                   |                                                                                                                                                                                                                                                             |

# 3 Electrical characteristics

 $T_A$  = 25 °C, Vs = 48 V, unless otherwise specified

Table 5. Electrical characteristics

| Symbol                | Parameter                             | Test condition                                                       | Min  | Тур  | Max  | Unit |
|-----------------------|---------------------------------------|----------------------------------------------------------------------|------|------|------|------|
| V <sub>Sth(ON)</sub>  | Turn-on threshold                     |                                                                      | 5.8  | 6.3  | 6.8  | V    |
| V <sub>Sth(OFF)</sub> | Turn-off threshold                    |                                                                      | 5    | 5.5  | 6    | V    |
| I <sub>S</sub>        | Quiescent supply current              | All bridges OFF;<br>T <sub>J</sub> = -25 °C to 125 °C <sup>(1)</sup> |      | 5    | 10   | mA   |
| T <sub>J(OFF)</sub>   | Thermal shutdown temperature          |                                                                      |      | 165  |      | °C   |
| Output DMC            | OS transistors                        |                                                                      |      |      |      |      |
| Б                     | High-side + low-side switch ON        | T <sub>J</sub> = 25 °C                                               |      | 1.47 | 1.69 | Ω    |
| R <sub>DS(on)</sub>   | resistance                            | $T_{J} = 125  {}^{\circ}\text{C}^{(1)}$                              |      | 2.35 | 2.70 | Ω    |
|                       | Laskara sumant                        | EN = Low; OUT = V <sub>S</sub>                                       |      |      | 2    | mA   |
| I <sub>DSS</sub>      | Leakage current                       | EN = Low; OUT = GND                                                  | -0.3 |      |      | mA   |
| Source drai           | n diodes                              |                                                                      |      |      | 1    |      |
| V <sub>SD</sub>       | Forward ON voltage                    | I <sub>SD</sub> = 2.8 A, EN = LOW                                    |      | 1.15 | 1.3  | ٧    |
| t <sub>rr</sub>       | Reverse recovery time                 | I <sub>f</sub> = 1.4 A                                               |      | 300  |      | ns   |
| t <sub>fr</sub>       | Forward recovery time                 |                                                                      |      | 200  |      | ns   |
| Logic input           |                                       |                                                                      | 1    | l    | I    |      |
| V <sub>IL</sub>       | Low level logic input voltage         |                                                                      | -0.3 |      | 0.8  | V    |
| V <sub>IH</sub>       | High level logic input voltage        |                                                                      | 2    |      | 7    | V    |
| I <sub>IL</sub>       | Low level logic input current         | GND logic input voltage                                              | -10  |      |      | μΑ   |
| I <sub>IH</sub>       | High level logic input current        | 7 V logic input voltage                                              |      |      | 10   | μΑ   |
| V <sub>th(ON)</sub>   | Turn-on input threshold               |                                                                      |      | 1.8  | 2.0  | V    |
| V <sub>th(OFF)</sub>  | Turn-off input threshold              |                                                                      | 0.8  | 1.3  |      | V    |
| V <sub>th(HYS)</sub>  | Input threshold hysteresis            |                                                                      | 0.25 | 0.5  |      | V    |
| Switching c           | haracteristics                        |                                                                      |      |      |      |      |
| t <sub>D(on)EN</sub>  | Enable to out turn ON delay time (2)  | I <sub>LOAD</sub> =1.4 A, resistive load                             | 500  |      | 800  | ns   |
| t <sub>D(on)IN</sub>  | Input to out turn ON delay time       | I <sub>LOAD</sub> =1.4 A, resistive load (dead time included)        |      | 1.9  |      | μs   |
| t <sub>RISE</sub>     | Output rise time (2)                  | I <sub>LOAD</sub> =1.4 A, resistive load                             | 40   |      | 250  | ns   |
| t <sub>D(off)EN</sub> | Enable to out turn OFF delay time (2) | I <sub>LOAD</sub> =1.4 A, resistive load                             | 500  | 800  | 1000 | ns   |
| t <sub>D(off)IN</sub> | Input to out turn OFF delay time      | I <sub>LOAD</sub> =1.4 A, resistive load                             | 500  | 800  | 1000 | ns   |
| t <sub>FALL</sub>     | Output fall time (2)                  | I <sub>LOAD</sub> =1.4 A, resistive load                             | 40   |      | 250  | ns   |

Electrical characteristics L6226Q

Table 5. Electrical characteristics (continued)

| Symbol                | Parameter                             | Test condition                                                                             | Min          | Тур          | Max  | Unit   |
|-----------------------|---------------------------------------|--------------------------------------------------------------------------------------------|--------------|--------------|------|--------|
| t <sub>dt</sub>       | Dead time protection                  |                                                                                            | 0.5          | 1            |      | μs     |
| f <sub>CP</sub>       | Charge pump frequency                 | -25 °C < T <sub>J</sub> < 125 °C                                                           |              | 0.6          | 1    | MHz    |
| Over currer           | Over current detection                |                                                                                            |              |              |      |        |
|                       | Input supply over current detection   | -25 °C <t<sub>J&lt;125 °C;RCL=39 kΩ<br/>-25 °C<t<sub>J&lt;125 °C;RCL= 5 kΩ</t<sub></t<sub> | -10%<br>-10% | 0.29<br>2.21 | +10% | A<br>A |
| I <sub>s over</sub>   | threshold                             | -25 °C <t<sub>J&lt;125 °C;RCL= GND</t<sub>                                                 | -30%         | 2.8          | +30% | A      |
| R <sub>OPDR</sub>     | Open drain ON resistance              | I = 4 mA                                                                                   |              | 40           | 60   | Ω      |
| t <sub>OCD(ON)</sub>  | OCD turn-on delay time <sup>(3)</sup> | I = 4 mA; C <sub>EN</sub> < 100 pF                                                         |              | 200          |      | ns     |
| t <sub>OCD(OFF)</sub> | OCD turn-off delay time (3)           | I = 4 mA; C <sub>EN</sub> < 100 pF                                                         |              | 100          |      | ns     |

- 1. Tested at 25  $^{\circ}\text{C}$  in a restricted range and guaranteed by characterization.
- 2. See Figure 3
- 3. See Figure 4

Figure 3. Switching characteristic definition





Figure 4. Overcurrent detection timing definition

Circuit description L6226Q

### 4 Circuit description

#### 4.1 Power stages and charge pump

The L6226Q integrates two independent power MOS full bridges. Each power MOS has an  $R_{DS(on)} = 0.73~\Omega$  (typical value @ 25 °C), with intrinsic fast freewheeling diode. Cross conduction protection is achieved using a dead time (td = 1  $\mu$ s typical) between the switch off and switch on of two power MOS in one leg of a bridge.

Using N-channel power MOS for the upper transistors in the bridge requires a gate drive voltage above the power supply voltage. The bootstrapped (VBOOT) supply is obtained through an internal oscillator and few external components to realize a charge pump circuit as shown in *Figure 5*. The oscillator output (VCP) is a square wave at 600 kHz (typical) with 10 V amplitude. Recommended values/part numbers for the charge pump circuit are shown in *Table 6*.

Table 6. Charge pump external components values

| Component         | Value  |
|-------------------|--------|
| C <sub>BOOT</sub> | 220 nF |
| C <sub>P</sub>    | 10 nF  |
| D1                | 1N4148 |
| D2                | 1N4148 |

Figure 5. Charge pump circuit



L6226Q Circuit description

#### 4.2 Logic inputs

Pins  $IN1_A$ ,  $IN2_A$ ,  $IN1_B$ ,  $IN2_B$ ,  $EN_A$  and  $EN_B$  are TTL/CMOS and microcontroller compatible logic inputs. The internal structure is shown in *Figure 6*. Typical value for turn-on and turn-off thresholds are respectively  $Vthon = 1.8 \ V$  and  $Vthoff = 1.3 \ V$ .

Pins  $EN_A$  and  $EN_B$  are commonly used to implement overcurrent and thermal protection by connecting them respectively to the outputs  $OCD_A$  and  $OCD_B$ , which are open-drain outputs. If that type of connection is chosen, some care needs to be taken in driving these pins. Two configurations are shown in *Figure 7* and *Figure 8*. If driven by an open drain (collector) structure, a pull-up resistor  $R_{EN}$  and a capacitor  $C_{EN}$  are connected as shown in *Figure 7*. If the driver is a standard push-pull structure the resistor  $R_{EN}$  and the capacitor  $C_{EN}$  are connected as shown in *Figure 8*. The resistor  $R_{EN}$  should be chosen in the range from 2.2 k $\Omega$  to 180 k $\Omega$ . Recommended values for  $R_{EN}$  and  $C_{EN}$  are respectively 100 k $\Omega$  and 5.6 nF. More information on selecting the values is found in the overcurrent protection section.

Figure 6. Logic inputs internal structure



Figure 7. ENA and ENB pins open collector driving



Figure 8.  $EN_A$  and  $EN_B$  pins push-pull driving



Circuit description L6226Q

#### 4.3 Truth table

| Table | 7  | Truth | table |
|-------|----|-------|-------|
| Iabie | 1. | HUUUI | labic |

|    | Inputs           | Outputs |                       |        |
|----|------------------|---------|-----------------------|--------|
| EN | IN1              | IN2     | OUT1                  | OUT2   |
| L  | X <sup>(1)</sup> | Х       | High Z <sup>(2)</sup> | High Z |
| Н  | L                | L       | GND                   | GND    |
| Н  | Н                | L       | Vs                    | GND    |
| Н  | L                | Н       | GND                   | Vs     |
| Н  | Н                | Н       | Vs                    | Vs     |

- 1. X = Don't care
- 2. High Z = High impedance output

#### 4.4 Non-dissipative overcurrent detection and protection

An overcurrent detection circuit (OCD) is integrated. This circuit can be used to provides protection against a short circuit to ground or between two phases of the bridge as well as a roughly regulation of the load current. With this internal over current detection, the external current sense resistor normally used and its associated power dissipation are eliminated. *Figure 9* shows a simplified schematic of the overcurrent detection circuit for the bridge A. bridge B is provided of an analogous circuit.

To implement the over current detection, a sensing element that delivers a small but precise fraction of the output current is implemented with each high side power MOS. Since this current is a small fraction of the output current there is very little additional power dissipation. This current is compared with an internal reference current  $I_{REF}$  When the output current reaches the detection threshold Isover the OCD comparator signals a fault condition. When a fault condition is detected, an internal open drain MOS with a pull down capability of 4 mA connected to OCD pin is turned on. *Figure 10* shows the OCD operation.

This signal can be used to regulate the output current simply by connecting the OCD pin to EN pin and adding an external R-C as shown in *Figure 9*. The off time before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs.

 $I_{\text{REF}}$  and, therefore, the output current detection threshold are selectable by  $R_{\text{CL}}$  value, following the equations:

- Isover = 2.8 A  $\pm$  30 % at -25 °C < T<sub>J</sub> < 125 °C if R<sub>CL</sub> = 0  $\Omega$  (PROGCL connected to GND)
- Isover =  $\frac{11050}{R_{CL}}$  ±10 % at -25 °C < T<sub>J</sub> < 125 °C if 5 k $\Omega$  < R<sub>CL</sub> < 40 k $\Omega$

*Figure 11* shows the output current protection threshold versus  $R_{CL}$  value in the range 5 kΩ to 40 kΩ.

The disable time  $t_{DISABLE}$  before recovering normal operation can be easily programmed by means of the accurate thresholds of the logic inputs. It is affected whether by  $C_{EN}$  and  $R_{EN}$ 

L6226Q Circuit description

values and its magnitude is reported in *Figure 12*. The delay time  $t_{DELAY}$  before turning off the bridge when an overcurrent has been detected depends only by  $C_{EN}$  value. Its magnitude is reported in *Figure 13*.

 $C_{\text{EN}}$  is also used for providing immunity to pin EN against fast transient noises. Therefore the value of  $C_{\text{EN}}$  should be chosen as big as possible according to the maximum tolerable Delay Time and the  $R_{\text{EN}}$  value should be chosen according to the desired Disable Time.

The resistor R<sub>EN</sub> should be chosen in the range from 2.2 k $\Omega$  to 180 k $\Omega$ . Recommended values for R<sub>EN</sub> and C<sub>EN</sub> are respectively 100 k $\Omega$  and 5.6 nF that allow obtaining 200  $\mu$ s disable time.



Figure 9. Overcurrent protection simplified schematic

Circuit description L6226Q

Figure 10. Overcurrent protection waveforms



Figure 11. Output current protection threshold versus  $\mathbf{R}_{\text{CL}}$  value



L6226Q Circuit description



Figure 12.  $t_{DISABLE}$  versus  $C_{EN}$  and  $R_{EN}$  ( $V_{DD}$  = 5 V)





Circuit description L6226Q

### 4.5 Thermal protection

In addition to the overcurrent detection, the L6226Q integrates a thermal protection for preventing the device destruction in case of junction over temperature. It works sensing the die temperature by means of a sensible element integrated in the die. The device switch-off when the junction temperature reaches 165 °C (typ. value) with 15 °C hysteresis (typ. value).

### 5 Application information

A typical application using L6226Q is shown in *Figure 14*. Typical component values for the application are shown in *Table 8*. A high quality ceramic capacitor in the range of 100 to 200 nF should be placed between the power pins (VS<sub>A</sub> and VS<sub>B</sub>) and ground near the L6226Q to improve the high frequency filtering on the power supply and reduce high frequency transients generated by the switching. The capacitors connected from the EN<sub>A</sub>/OCD<sub>A</sub> and EN<sub>B</sub>/OCD<sub>B</sub> nodes to ground set the shut down time for the bridge A and bridge B respectively when an over current is detected (see overcurrent protection). The two current sources (SENSE<sub>A</sub> and SENSE<sub>B</sub>) should be connected to power ground with a trace length as short as possible in the layout. To increase noise immunity, unused logic pins are best connected to 5 V (high logic level) or GND (low logic level) (see pin description). It is recommended to keep power ground and Signal Ground separated on PCB.

Table 8. Component values for typical application

| Component         | Value  |
|-------------------|--------|
| C <sub>1</sub>    | 100 nF |
| C <sub>2</sub>    | 100 μF |
| C <sub>BOOT</sub> | 220 nF |
| C <sub>P</sub>    | 10 nF  |
| C <sub>ENA</sub>  | 5.6 nF |
| C <sub>ENB</sub>  | 5.6 nF |
| C <sub>REF</sub>  | 68 nF  |
| D <sub>1</sub>    | 1N4148 |
| $D_2$             | 1N4148 |
| R <sub>CLA</sub>  | 5 kΩ   |
| R <sub>CLB</sub>  | 5 kΩ   |
| R <sub>ENA</sub>  | 100 kΩ |
| R <sub>ENB</sub>  | 100 kΩ |

RENA

CENA

Figure 14. Typical application

Note: To reduce the IC thermal resistance, therefore improve the dissipation path, the NC pins can be connected to GND.

L6226Q Paralleled operation

### 6 Paralleled operation

The outputs of the L6226Q can be paralleled to increase the output current capability or reduce the power dissipation in the device at a given current level. It must be noted, however, that the internal wire bond connections from the die to the power or sense pins of the package must carry current in both of the associated half bridges. When the two halves of one full bridge (for example  $OUT1_A$  and  $OUT2_A$ ) are connected in parallel, the peak current rating is not increased since the total current must still flow through one bond wire on the power supply or sense pin. In addition the over current detection senses the sum of the current in the upper devices of each bridge (A or B) so connecting the two halves of one bridge in parallel does not increase the over current detection threshold.

For most applications the recommended configuration is half bridge 1 of bridge A paralleled with the half bridge 1 of the bridge B, and the same for the half bridges 2 as shown in *Figure 15*. The current in the two devices connected in parallel will share very well since the R<sub>DS(on)</sub> of the devices on the same die is well matched.

When connected in this configuration the over current detection circuit, which senses the current in each bridge (A and B), will sense the current in upper devices connected in parallel independently and the sense circuit with the lowest threshold will trip first. With the enables connected in parallel, the first detection of an over current in either upper DMOS device will turn of both bridges. Assuming that the two DMOS devices share the current equally, the resulting over current detection threshold will be twice the minimum threshold set by the resistors  $R_{CLA}$  or  $R_{CLB}$  in *Figure 15*. It is recommended to use  $R_{CLA} = R_{CLB}$ .

In this configuration the resulting bridge has the following characteristics.

- Equivalent device: full bridge
- R<sub>DS(on)</sub> 0.37 Ω typ. value @ T<sub>J</sub> = 25 °C
- 2.8 A max RMS load current
- 5.6 A max OCD threshold

Paralleled operation L6226Q



Figure 15. Parallel connection for higher current

To operate the device in parallel and maintain a lower over current threshold, half bridge 1 and the half bridge 2 of the bridge A can be connected in parallel and the same done for the bridge B as shown in *Figure 16*. In this configuration, the peak current for each half bridge is still limited by the bond wires for the supply and sense pins so the dissipation in the device will be reduced, but the peak current rating is not increased.

When connected in this configuration the over current detection circuit, senses the sum of the current in upper devices connected in parallel. With the enables connected in parallel, an over current will turn of both bridges. Since the circuit senses the total current in the upper devices, the over current threshold is equal to the threshold set the resistor  $R_{CLA}$  or  $R_{CLB}$  in *Figure 16*.  $R_{CLA}$  sets the threshold when outputs OUT1<sub>B</sub> and OUT2<sub>B</sub> are high and resistor  $R_{CLB}$  sets the threshold when outputs OUT1<sub>B</sub> and OUT2<sub>B</sub> are high. It is recommended to use  $R_{CLA} = R_{CLB}$ .

In this configuration, the resulting bridge has the following characteristics.

- Equivalent device: FULL BRIDGE
- R<sub>DS(on)</sub> 0.37 Ω typ. value @ T<sub>J</sub> = 25 °C
- 1.4 A max RMS load current
- 2.8 A max OCD threshold

L6226Q Paralleled operation



Figure 16. Parallel connection with lower overcurrent threshold

It is also possible to parallel the four half bridges to obtain a simple half bridge as shown in *Figure 17*. In this configuration the, the over current threshold is equal to twice the minimum threshold set by the resistors  $R_{CLA}$  or  $R_{CLB}$  in *Figure 17*. It is recommended to use  $R_{CLA} = R_{CLB}$ .

The resulting half bridge has the following characteristics.

- Equivalent device: half bridge
- $R_{DS(on)}$  0.18  $\Omega$  typ. value @  $T_J = 25$  °C
- 2.8 A max RMS load current
- 5.6 A max OCD threshold

Paralleled operation L6226Q



Figure 17. Paralleling the four half bridges

#### Output current capability and IC power dissipation 7

In Figure 18 and Figure 19 are shown the approximate relation between the output current and the IC power dissipation using PWM current control driving two loads, for two different driving types:

- One full bridge ON at a time (Figure 18) in which only one load at a time is energized.
- Two full bridges ON at the same time (Figure 19) in which two loads at the same time are energized.

For a given output current and driving type the power dissipated by the IC can be easily evaluated, in order to establish which package should be used and how large must be the on-board copper dissipating area to guarantee a safe operating junction temperature (125 °C maximum).

ONE FULL BRIDGE ON AT A TIME 10 8 6  $P_D[W]$ **Test Conditions:** 2 Supply Voltage = 24V - No PWM 0.25 0.5 0.75 1 1.25 1.5 ---  $f_{sw} = 30 \text{ kHz (slow decay)}$ I<sub>OUT</sub> [A]

Figure 18. IC power dissipation vs output current with one full bridge ON at a time





### 8 Thermal management

In most applications the power dissipation in the IC is the main factor that sets the maximum current that can be deliver by the device in a safe operating condition. Therefore, it has to be taken into account very carefully. Besides the available space on the PCB, the right package should be chosen considering the power dissipation. Heat sinking can be achieved using copper on the PCB with proper area and thickness. For instance, using a VFQFPN32L 5x5 package the typical  $R_{th(JA)}$  is about 42 °C/W when mounted on a double-layer FR4 PCB with a dissipating copper surface of 0.5 cm² on the top side plus 6 cm² ground layer connected through 18 via holes (9 below the IC).

## 9 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

Table 9. VFQFPN32 5x5x1.0 pitch 0.50

| Dim  | Databook (mm) |       |       |  |  |
|------|---------------|-------|-------|--|--|
| Dim. | Min           | Тур   | Max   |  |  |
| Α    | 0.80          | 0.85  | 0.95  |  |  |
| b    | 0.18          | 0.25  | 0.30  |  |  |
| b1   | 0.165         | 0.175 | 0.185 |  |  |
| D    | 4.85          | 5.00  | 5.15  |  |  |
| D2   | 3.00          | 3.10  | 3.20  |  |  |
| D3   | 1.10          | 1.20  | 1.30  |  |  |
| Е    | 4.85          | 5.00  | 5.15  |  |  |
| E2   | 4.20          | 4.30  | 4.40  |  |  |
| E3   | 0.60          | 0.70  | 0.80  |  |  |
| е    |               | 0.50  |       |  |  |
| L    | 0.30          | 0.40  | 0.50  |  |  |
| ddd  |               |       | 0.08  |  |  |

Note: 1 VFQFPN stands for thermally enhanced very thin profile fine pitch quad flat package no lead. Very thin profile: 0.80 < A = 1.00 mm.

<sup>2</sup> Details of terminal 1 are optional but must be located on the top surface of the package by using either a mold or marked features.

Figure 20. Package dimensions



L6226Q Order codes

# 10 Order codes

Table 10. Order code

| Order code | Package          | Packaging     |
|------------|------------------|---------------|
| L6226Q     | VFQFPN32 5x5x1.0 | Tube          |
| L6226QTR   |                  | Tape and reel |

Revision history L6226Q

# 11 Revision history

Table 11. Document revision history

| Date        | Revision | Changes                                                                                                                    |  |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------|--|
| 18-Jan-2008 | 1        | First release                                                                                                              |  |
| 10-Jun-2008 | 2        | Updated: Figure 14 on page 18, Figure 15 on page 20, Figure 16 on page 21 and Figure 17 on page 22 Added: Note 1 on page 4 |  |
| 28-Jan-2009 | 3        | Updated value in Table 3: Thermal data on page 4                                                                           |  |
| 23-Sep-2009 | 4        | Updated value in Table 1: Absolute maximum ratings on page 3                                                               |  |
| 30-Aug-2010 | 5        | Updated Table 10                                                                                                           |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

